## M51995P.FP SWITCHING REGULATOR CONTROL #### DESCRIPTION M51995 is the primary switching regulator controller which is especially designed to get the regulated DC voltage from AC power supply. This IC can directly drive the MOS-FET with fast rise and fast fall output pulse. Type M51995 has the functions of not only high frequency OSC and fast output drive but also current limit with fast response and high sensibility so the true "fast switching regulator" can be realized. It has another big feature of current protection to short and over current, owing to the integrated timer-type protection circuit, if few parts are added to the primary side. The M51995 is equivalent to the M51977 with externally resettable OVP(over voltage protection) circuit. #### **FEATURES** - 500kHz operation to MOS FET - Output current · · · · · ±2 - Output rise time 60ns, fall time 40ns - Modified totempole output method with small through current - Compact and light-weight power supply - Small start-up current ······ 90µA typ. - Big difference between "start-up voltage" and "stop voltage" makes the smoothing capacitor of the power input section small. Start-up threshold 16V, stop voltage 10V Packages with high power dissipation are used to withstand the heat generated by the gate-drive current of MOS FET. 16-pin DIP, 20-pin SOP 1.5W (at 25°C) - Simplified peripheral circuit with protection circuit and built-in large-capacity totempole output - High-speed current limiting circuit using pulse-bypulse method (Two systems of CLM+pin, CLM-pin) - Protection by intermittent operation of output over current ....... Timer protection circuit - Over-voltage protection circuit with an externally resettable latch (OVP) - Protection circuit for output miss action at low supply voltage (UVLO) - High-performance and highly functional power supply - Triangular wave oscillator for easy dead time setting #### **APPLICATION** Feed foward regulator, fly-back regulator #### RECOMMENDED OPERATING CONDITIONS | Supply voltage range····· | 12~36V | |----------------------------------------------|----------------| | Operating frequency·····le | ss than 500kHz | | Oscillator frequency setting resistance | | | T-ON pin resistance R <sub>ON</sub> | ·····10k∼75kΩ | | T-OFF pin resistance R <sub>OFF</sub> ······ | ····· 2k∼30kΩ | #### **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Conditions | Ratings | Unit | |---------------------|------------------------------|------------|-----------------|------| | Vcc | Supply voltage | | 36 | V | | Vc | Collector voltage | | 36 | V | | lo | Output current | Peak | ±2 | | | | | Continuous | ±0.15 | Α | | V <sub>VF</sub> | VF terminal voltage | · | V <sub>cc</sub> | V | | V <sub>ON/OFF</sub> | ON/OFF terminal voltage | | Vcc | V | | V <sub>CLM</sub> - | CLM—terminal voltage | | -4.0~+4.0 | V | | V <sub>CLM</sub> + | CLM+terminal voltage | | -0.3~+4.0 | V | | love | OVP terminal current | | 8 | mA | | V <sub>DET</sub> | DET terminal voltage | | 6 | V | | IDET | DET terminal input current | | 5 | mA | | V <sub>FB</sub> | F/B terminal voltage | | 0~10 | V | | I <sub>TON</sub> | T-ON terminal input current | | <del></del> 1 | mA | | TOFF | T-OFF terminal input current | | -2 | mA | | Pd | Power dissipation | Ta=25℃ | 1.5 | W | | Kθ | Thermal derating factor | Ta>25°C | 12 | mW/℃ | | Topr | Operating temperature | | -30~+85 | J.C | | Tsta | Storage temperature | | -40~+125 | ొ | | Ti | Junction temperature | | 150 | ဗ | Note 1. "+" sign shows the direction of current flow into the IC and "-" sign shows the current flow from the IC. 3. The low impedance voltage supply should not be applied to the OVP terminal. This terminal has the constant voltage characteristic of 6~8V, when current is supplied from outside. The maximum allowable voltage is 6V when the constant voltage is applied to this terminal. And maximum allowable current into this terminal is 5mA. #### $\textbf{ELECTRICAL} \quad \textbf{CHARACTERISTICS} \; (v_{\text{cc}} = 18V, \, T_{\textbf{a}} = 25 \text{°C}, \, \text{unless otherwise noted})$ | Block | Symbol | Parameter | Test conditions | Limits | | | | |--------------------------------|--------------------------------------------|----------------------------------------------------------------|-----------------------------------------------------------------|-----------------------|-------|-------|-------------| | | | | | Min | Тур | Max | Unit | | Supply voltage circuit current | V <sub>CC</sub> | Operating supply voltage range | | V <sub>CC(STOP)</sub> | _ | 35 | V | | | V <sub>CC(START)</sub> | Operation start up voltage | | 15. 2 | 16. 2 | 17. 2 | V | | | V <sub>CC(STOP)</sub> | Operation stop voltage | | 9. 0 | 9. 9 | 10.9 | ٧ | | | ∆Vcc | Difference voltage between operation start and stop | AV <sub>CC</sub> =V <sub>CC(START)</sub> −V <sub>CC(STOP)</sub> | 5. 0 | 6. 3 | 7. 6 | ٧ | | <u>10</u> | | Stand-by current | V <sub>CC</sub> =14.5V, T <sub>a</sub> =25℃ | 50 | 90 | 140 | μΑ | | ē | Iccr | | V <sub>CC</sub> =14.5V, -30 ≤ T <sub>a</sub> ≤ 85°C | 40 | 90 | 190 | μA | | tag | Icco | Operating circuit current | V <sub>CC</sub> =30V | 10 | 15 | 21 | mA | | pply vo | | Circuit current in OFF state | V <sub>cc</sub> =25V | 0.95 | 1.31 | 5.0 | mA | | | CC OFF | | V <sub>CC</sub> =14V | 50 | 90 | 140 | μΑ | | जे | | Circuit current in timer OFF state | V <sub>cc</sub> =25V | 0. 95 | 1.35 | 2. 0 | mA | | | Ісс ст | | V <sub>CC</sub> =14V | _ | 160 | 240 | μA | | | | | V <sub>CC</sub> =25V | 1.3 | 2. 0 | 3.0 | mA | | | ICC OVP | Circuit current in OVP state | V <sub>CC</sub> =9.5V | 125 | 200 | 310 | μА | | <u>u</u> | V <sub>THH ON/OFF</sub> | ON/OFF terminal high threshold voltage | | 2. 1 | 2. 6 | 3, 1 | V | | ON/OFF | V <sub>THL ON/OFF</sub> | ON/OFF terminal low threshold voltage | | 1.9 | 2. 4 | 2. 9 | ٧ | | 8 | ∆V <sub>THON/OFF</sub> | ON/OFF terminal hysterisis voltage | | 0.1 | 0. 2 | 0.3 | > | | | IFBMIND | Current at 0% duty | F/B terminal input current | -2.1 | -1.54 | -1.0 | mA | | | I <sub>FBMAXD</sub> | Current at maximum duty | F/B terminal input current | -0.90 | -0.55 | -0.40 | mA | | F/B | ∆I <sub>FB</sub> | Current difference between max and 0% duty | △IFB=IFBMIND-IFBMAXD | -1.35 | -0.99 | -0.70 | mA | | - | V <sub>FB</sub> | Terminal voltage | F/B terminal input current=0.95mA | 4.9 | 5. 9 | 7.1 | V | | | R <sub>FB</sub> | Terminal resistance | | 420 | 600 | 780 | Ω | | 8 | V <sub>DET</sub> | Detection voltage | | 2.4 | 2. 5 | 2.6 | ٧ | | Detection | INDET | Input current of detection amp | V <sub>DET</sub> =2.5V | | 1.0 | 3.0 | μA | | P. D. | GAVDET | Voltage gain of detection amp | | 30 | 40 | | dB | | | V <sub>THOVPH</sub> | OVP terminal H threshold voltage | | 540 | 750 | 960 | mV | | | <b>∆V</b> THOVP | OVP terminal hysterisis voltage | AVTHOUP=VTHOUPH-VTHOUPL | | 30 | | m۷ | | | I <sub>THOVE</sub> | OVP terminal threshold current | | 80 | 150 | 250 | μA | | | INOVP | OVP terminal input current | V <sub>OVP</sub> =400mV | 80 | 150 | 250 | μА | | No. | V <sub>CCOVPC</sub> | OVP reset supply voltage | | 7.5 | 9. 0 | 10.0 | | | 0 | V <sub>CC(STOP)</sub> -V <sub>CCOVPC</sub> | Difference supply voltage between operation stop and OVP reset | OVP terminal is open. (high impedance) | 0. 55 | 1. 20 | _ | <b>&gt;</b> | | | Current from OVP termina | Current from OVP terminal | V <sub>CC</sub> =30V | -480 | -320 | -213 | μА | | | | for OVP reset | V <sub>CC</sub> =18V | -210 | -140 | -93 | | | | f <sub>TIMER</sub> | Timer frequency | C <sub>T</sub> =4. 7μF | 0. 27 | 0.40 | 0.60 | Hz | | | IMEN | | V <sub>CT</sub> =3.3V, T <sub>B</sub> =−5℃ | -193 | -138 | -102 | | | Timer | Timer charge current | . Ta= 25°C | -178 | -127 | -94 | μA | | | ₽ | | T <sub>a</sub> = 85℃ | -147 | -105 | -78 | | | | | TIME <sub>OFF/ON</sub> | OFF time/ON time ratio | <u> </u> | 7.0 | 8. 7 | 11.0 | | | | V <sub>THCLM</sub> | CLM-terminal threshold voltage | -5≤ T <sub>a</sub> ≤ 85°C | -220 | -200 | -180 | mV | | ¥ | INGLM- | CLM—terminal current | V <sub>CLM</sub> -=-0.1V | -170 | -125 | -90 | μΑ | | CLM | T <sub>PDCLM</sub> - | Delay time from CLM—to Vout | | - | 170 | _ | ns | | | V <sub>THCLM+</sub> | CLM+terminal threshold voltage | 5≤ T <sub>a</sub> ≤ 85°C | 180 | 200 | 220 | mV | | CLM+ | INCLM+ | CLM+terminal current | V <sub>CLM+</sub> =0V | -270 | -205 | -140 | μA | | 딍 | T <sub>PDCLM</sub> + | Delay time from CLM + to Vout | - VLM , | + | 130 | | ns | #### $\textbf{ELECTRICAL} \quad \textbf{CHARACTERISTICS} \; (\textit{V}_{\texttt{CC}} = 18\textit{V}, \; \textit{T}_{a} = 25^{\circ}\textit{C}, \; \text{unless otherwise noted}) \\ \textbf{(CONTINUE)}$ | Block | Symbol Pa | | | | Limits | | | 4.1-14 | | |------------|---------------------|---------------------------------------------------------------------------|-----------------------|----------------------------------------------------------------------------------------|----------------------------------------|-------|-------|----------|-----| | | | Parameter | | Test conditions | Min | Тур | Max | Unit | | | Oscillator | fosc | Oscillating frequency | | $R_{ON}=20k\Omega$ , $R_{OFF}=17k\Omega$<br>$C_F=220pF$ , $-5 \le T_a \le 85^{\circ}C$ | 170 | 188 | 207 | kHz | | | | Touty | Maximum ON duty | | | 47.0 | 50.0 | 53.0 | % | | | | Vosch | Upper limit voltage of oscillation waveform | | f <sub>OSC</sub> =188kHz | 3. 97 | 4. 37 | 4. 77 | ٧ | | | | VoscL | Lower limit voltage of oscillation waveform | | f <sub>OSC</sub> =188kHz | 1.76 | 1.96 | 2. 16 | V | | | | ∆Vosc | Voltage difference between upper limit and<br>lower limit of OSC waveform | | f <sub>OSC</sub> =188kHz | 2. 11 | 2. 41 | 2. 71 | ٧ | | | VF | | _ | OSC frequency in CLM | V <sub>F</sub> =5V | $R_{ON}=20k \Omega, R_{OFF}=17k\Omega$ | 170 | 188 | 207 | kHz | | | foscvr | operating state | V <sub>F</sub> =2V | C <sub>F</sub> =220pF | 108 | 124 | 143 | KHZ | | | | Typouty | Duty in CLM operating state | V <sub>F</sub> =0. 2V | Min off duty / Max on duty | 11.0 | 13.7 | 22.0 | _ | | | | V <sub>THTIME</sub> | VF voltage at timer operating start | | | 2. 7 | 3.0 | 3. 3 | V | | | | lve | VF terminal input current | | Source current | ] - ] | 2 | 6 | μA | | | | Voli | Output low voltage | | V <sub>CC</sub> =18V, I <sub>O</sub> =10mA | <b>—</b> [ | 0.05 | 0.4 | V | | | | V <sub>OL2</sub> | | | V <sub>CC</sub> =18V, I <sub>O</sub> =100mA | | 0. 7 | 1.4 | V | | | Output | V <sub>OL 3</sub> | | | V <sub>CC</sub> =5V, I <sub>O</sub> =1mA | _ | 0.69 | 1.0 | V | | | | V <sub>OL4</sub> | | | V <sub>CC</sub> =5V, I <sub>O</sub> =100mA | | 1.3 | 2.0 | V | | | | V <sub>OH 1</sub> | Output high voltage | | V <sub>CC</sub> =18V, I <sub>O</sub> =-10mA | 16.0 | 16. 5 | _ | <b>v</b> | | | | V <sub>OH 2</sub> | | | V <sub>CC</sub> =18V, I <sub>O</sub> =-100mA | 15. 5 | 1,6.0 | _ | > | | | | TRISE | Output voltage rise time | | No load | - | 50 | _ | ns | | | | TFALL | Output voltage fall time | | No load | _ | 35 | _ | ns | | #### TYPICAL CHARACTERISTICS ## CIRCUIT CURRENT VS. SUPPLY VOLTAGE (OVP OPERATION) ## CIRCUIT CURRENT VS. SUPPLY VOLTAGE (TIMER OFF STATE) SUPPLY VOLTAGE V<sub>CC</sub> (V) ## CIRCUIT CURRENT VS. SUPPLY VOLTAGE (NORMAL OPERATION) SUPPLY VOLTAGE V<sub>CC</sub> (V) ## CIRCUIT CURRENT VS. SUPPLY VOLTAGE (OFF STATE) SUPPLY VOLTAGE VCC (V) ## OVP TERMINAL THRESHOLD VOLTAGE VS. AMBIENT TEMPERATURE AMBIENT TEMPERATURE Ta (C) ## THRESHOLD VOLTAGE OF ON/OFF TERMINAL VS. AMBIENT TEMPERATURE AMBIENT TEMPERATURE Ta (°C) ### INPUT CURRENT OF VF TERMINAL VS. INPUT VOLTAGE VF TERMINAL VOLTAGE $V_{VF}$ (V) ## CHARGE CURRENT OF TIMER VS. AMBIENT TEMPERATURE AMBIENT TEMPERATURE Ta (C) THRESHOLD CURRENT OF ON/OFF TERMINAL VS. AMBIENT TEMPERATURE AMBIENT TEMPERATURE Ta (℃) ## DISCHARGE CURRENT OF TIMER VS. AMBIENT TEMPERATURE AMBIENT TEMPERATURE Ta (C) # ON AND OFF DURATION OF TIMER VS. AMBIENT TEMPERATURE (INTERMITTENT OPERATION) AMBIENT TEMPERATURE Ta (℃) ## VF THRESHOLD VOLTAGE FOR TIMER VS. AMBIENT TEMPERATURE ## THRESHOLD VOLTAGE OF CLM— TERMINAL VS. AMBIENT TEMPERATURE ### CLM— TERMINAL CURRENT VS. CLM - TERMINAL VOLTAGE CLM- TERMINAL VOLTAGE V<sub>CLM</sub>- (V) ### THRESHOLD VOLTAGE OF CLM+ TERMINAL VS. AMBIENT TEMPERATURE ### CLM+ TERMINAL CURRENT VS. CLM+ TERMINAL VOLTAGE #### CLM+ TERMINAL VOLTAGE V<sub>CLM+</sub> (V) ## OUTPUT HIGH VOLTAGE VS. OUTPUT SOURCE CURRENT OUTPUT SOURCE CURRENT IOH (A) ## OUTPUT LOW VOLTAGE VS. OUTPUT SINK CURRENT ## INPUT CURRENT OF DETECTION AMP VS. AMBIENT TEMPERATURE AMBIENT TEMPERATURE Ta (°C) ## ON duty VS. F/B TERMINAL INPUT CURRENT ## DETECTION VOLTAGE VS. AMBIENT TEMPERATURE AMBIENT TEMPERATURE Ta (C) ### DETECTION AMP VOLTAGE GAIN VS. FREQUENCY FREQUENCY ( Hz) ## ON duty VS. F/B TERMINAL INPUT CURRENT F/B TERMINAL INPUT CURRENT IF/B (mA) ### ON duty VS. F/B TERMINAL INPUT CURRENT F/B TERMINAL INPUT CURRENT IF/B (mA) ## OSCILLATING FREQUENCY VS. CF TERMINAL CAPACITY ### OSCILLATING FREQUENCY VS. AMBIENT TEMPERATURE ### UPPER & LOWER LIMIT VOLTAGE OF OSC VS. AMBIENT TEMPERATURE AMBIENT TEMPERATURE Ta (C) #### ON duty VS. ROFF ### OSCILLATING FREQUENCY VS. AMBIENT TEMPERATURE AMBIENT TEMPERATURE Ta (°C) ## ON duty VS. AMBIENT TEMPERATURE #### AMBIENT TEMPERATURE Ta (℃) ## ON duty VS. AMBIENT TEMPERATURE AMBIENT TEMPERATURE Ta (℃) ### ON duty VS. AMBIENT TEMPERATURE AMBIENT TEMPERATURE Ta (℃) ## INPUT VOLTAGE OF VF TERMINAL VS. EXPANSION RATE OF PERIOD **EXPANSION RATE OF PERIOD (TIMES)** ### INPUT VOLTAGE OF VF TERMINAL VS. EXPANSION RATE OF PERIOD **EXPANSION RATE OF PERIOD (TIMES)** ### OVP TERMINAL INPUT VOLTAGE VS. INPUT CURRENT OVP TERMINAL INPUT VOLTAGE VOVP (V) #### **FUNCTION DESCRIPTION** Type M51995P and M51995FP are especially designed for off-line primary PWM control IC of switching mode power supply (SMPS) to get DC voltage from AC power supply. Using this IC, smart SMPS can be realized with reasonable cost and compact size as the number of external electric parts can be reduced and also parts can be replaced by reasonable one. In the following circuit diagram, MOS-FET is used for output transistor, however bipolar transistor can be used with no problem. Fig. 1 Example application circuit diagram of feed forward regulator Pin No. is related with M51995P. Fig. 2 Example application circuit diagram of fly-back regulator #### Start-up circuit section The start-up current is such low current level as typical $90\mu$ A, as shown in Fig. 3, when the $V_{CC}$ voltage is increased from low level to start-up voltage $V_{CC(START)}$ . In this voltage range, only a few parts in this IC, which has the function to make the output voltage low level, is alive and $I_{\rm CC}$ current is used to keep output low level. The large voltage difference between $V_{\rm CC\ (START)}$ and $V_{\rm CC\ (STOP)}$ makes start-up easy, because it takes rather long duration from $V_{\rm CC\ (START)}$ to $V_{\rm CC\ (STOP)}$ . Fig. 3 Circuit current vs. supply voltage #### Oscillator section The oscillation waveform is the triangle one. The ONduration of output pulse depends on the rising duration of the triangle waveform and dead-time is decided by the falling duration. The rising duration is determined by the product of external resistor $R_{ON}$ and capacitor $C_F$ and the falling duration is mainly determined by the product of resistor $R_{OFF}$ and capacitor $C_F$ . ## (1)Oscillator operation when intermittent action and OSC control circuit does not operate Fig. 4 shows the equivalent charging and discharging circuit diagram of oscillator when the current limitting circuit does not operate. It means that intermittent action and OSC control circuit does not operate. The current flows through $R_{ON}$ from the constant voltage source of 5.8V. $C_{\rm F}$ is charged up by the same amplitude as $R_{ON}$ current, when internal switch $SW_1$ is switched to "charging side". The rise rate of CF terminal is given as $$\simeq \frac{V_{T.ON}}{R_{ON} \times C_F} \quad (V/s) \cdot \cdots \cdot (1)$$ where V<sub>T-ON</sub>≃4.5V The maximum on duration is approximately given as $$\simeq \frac{(V_{OSCH} - V_{OSCL}) \times R_{ON} \times C_F}{V_{T-ON}} \quad (s) \qquad (2)$$ where $V_{OSCH} \simeq 4.4V$ $V_{OSCL} \simeq 2.0V$ $C_F$ is discharged by the summed-up of $R_{OFF}$ current and one sixteenth (1/16) of $R_{ON}$ current by the function of $Q_2,\ Q_3$ and $Q_4$ when $SW_1,\ SW_2$ are switched to "discharge side". Fig. 4 Schematic diagram of charging and discharging control circuit for OSC, capacitor C<sub>F</sub> Fig. 5 OSC. waveform at normal condition (no-operation of intermittent action and OSC. control circuit) So fall rate of CF terminal is given as $$\simeq \frac{V_{\text{T-OFF}}}{R_{\text{OFF}} \times C_F} + \frac{V_{\text{T-ON}}}{16 \times R_{\text{ON}} \times C_F} \quad (\text{V/s}) \cdot \dots \cdot (3)$$ The minimum off duration approximately is given as $$\simeq \frac{(V_{OSCH} - V_{OSCL})XC_F}{\frac{V_{T-OFF}}{R_{OFF}} + \frac{V_{T-ON}}{16 \times R_{ON}}}$$ (s) .....(4 where $V_{T-OFF} \simeq 3.5V$ The cycle time of oscillation is given by the summation of Equations $\bf 2$ and $\bf 4$ . The frequency including the dead-time is not influenced by the temperature because of the built-in temperature conpensating circuit. ## (2)Oscillator operation when intermittent action and OSC control circuit operates. When over current signal is applied to CLM + or CLM - terminal, and the current limitting circuit, intermittent action and OSC control circuit starts to operate. In this case T-OFF terminal voltage depends on VF terminal voltage, so the oscillation frequency decreases and dead-time spreads. The rise rate of oscillation waveform is given as $$\simeq \frac{V_{T-ON}}{R_{ON} \times C_F} \quad (V/s) \qquad (5)$$ The fall rate of oscillation waveform is given as $$\simeq \frac{V_{VF} - V_{VFO}}{R_{OFF} \times C_F} + \frac{V_{T-ON}}{16 \times R_{ON} \times C_F} \quad (V/s) \cdots (6)$$ where $V_{T-ON} \simeq 4.5V$ V<sub>VF</sub>; VF terminal voltage $V_{VFO} \simeq 0.4V$ $V_{VF}-V_{FO}=0$ if $V_{VF}-V_{VFO}<0$ $$V_{VF}-V_{VFO}=V_{T-OFF}$$ if $V_{VF}-V_{VFO}>V_{T-OFF}\simeq 3.5V$ So when $V_{VF} > 3.5V$ , the operation is just same as that in the no current limitting operation state. The maximum on-duration is just same as that in the nooperation state of intermittent and oscillation control circuit and is given as follows; $$\simeq \frac{(V_{OSCH} - V_{OSCL}) \times R_{ON} \times C_F}{V_{T-ON}} \quad (s) \qquad (7)$$ The minimum off-duration is approximately given as; $$\simeq \frac{(V_{OSCH} - V_{OSCL}) \times C_F}{\frac{V_{VF} - V_{VFO}}{R_{OFF} \times C_F} + \frac{V_{T-ON}}{16 \times R_{ON} \times C_F}}$$ (s) ....(8) The oscillation period is given by the summation of Equation (7) and (8). As shown in Fig. 7, the internal circuit kills the first output pulse in the output waveform. The output waveform will appear from the second pulse cycle because the duration of first cycle takes $C_F$ charging time longer comparing with that at the stable operating state. Usually the applied voltage to VF terminal must be proportional the output voltage of the regulator. So when the over current occurs and the output voltage of the regulator becomes low, the off-duration becomes wide. There are two methods to get the control voltage, which depends on the output voltage, on primary side. For the fly back type regulator application, the induced voltage on the third or bias winding is dependent on output voltage. On the other hand, for the feed forward type regulator application, it can be used that the output voltage depends on the product of induced voltage and "on-duty", as the current of Fig. 6 OSC. waveform with operation of intermittent and OSC. control circuit operation Fig. 7 Relation between OSC, and output waveform circuit operation at start up Fig. 8 Feedback loop with low pass filter from output to VF terminal choke coil will continue at over load condition, it means the "continuous current" condition. Fig. 8 shows one of the examples for VF terminal application for the feed forward type regulator. #### PWM comparator and PWM latch section Fig. 9 shows the PWM comparator and latch section. The on-duration of output waveform coincides with the rising duration of CF terminal waveform, when the infinitive resistor is connected between F/B terminal and GND. When the F/B terminal has finite impedance and current flows out from F/B terminal, "A" point potential shown in Fig. 9 depends on this current. So the "A" point potential is close to GND level when the flow-out current becomes large. "A" point potential is compared with the CF terminal oscillator waveform and PWM comparator, and the latch circuit is set when the potential of oscillator waveform is higher than "A" point potential. On the other hand, this latch circuit is reset by high level signal during the deadtime of oscillation (falling duration of oscillation waveform). So the "B" point potential or output waveform of latch circuit is the one shown in Fig. 10. The final output waveform or "C" point potential is got by combining the "B" point signal and dead-time signal logically. (please refer to Fig. 10) Fig. 9 PWM comparator and latch circuit Fig. 10 Waveforms of PWM comparator input point A, latch circuit points B and C #### **Current limitting section** When the current-limit signal is applied before the crossing instant of "A" point potential and CF terminal voltage shown in Fig. 9, this signal makes the output "off" and the off state will continue until next cycle. Fig. 11 shows the timing relation among them. The current limitting circuit has two input terminals, one has the detector-sensitivity of $\pm$ 200mV to the GND terminal and the other has $\pm$ 200mV. The circuit will be latched if the input signal is over the limit of either terminal. If the current limitting circuit is set, no waveform is generated at output terminal however this state is reset during the succeeding dead-time. So this current limitting circuit is able to have the function in every cycle, and is named "pulse-by-pulse current limit". Fig. 11 Operating waveforms of current limitting circuit It is rather recommended to use not "CLM+" but "CLM-" terminal, as the influence from the gate drive current of MOS-FET can be eliminated and wide voltage rating of + 4V to -4V is guaranteed for absolute maximum rating. There happen some noise voltage on R<sub>CLM</sub> during the switching of power transistor due to the snubber circuit and stray capacitor of the transformer windings. To eliminate the abnormal operation by the noise voltage, the low pass fillter, which consists of $R_{NF}$ and $C_{NF}$ is used as shown in Fig. 12. It is recommended to use $10{\sim}100\,\Omega$ for $R_{NF}$ because such range of $R_{NF}$ is not influenced by the flow-out current of some $200\mu\text{A}$ from CLM terminal and $C_{NF}$ is designed to have the enough value to absorb the noise voltage. Fig. 12 How to connect current limit circuit ## Intermittent action and oscillation control section When the internal current limitting circuit starts to operate and also the VF level decreases to lower than the certain level of some 3V, the dead-time spreads and intermittent action and OSC control circuit (which is one of the timer-type-protection circuit) starts to operate. The intermittent action and OSC control circuit is the one to generate the control signal for oscillator and intermittent action circuit. Fig.13 shows the timing-chart of this circuit. When the output of intermittent action and oscillation control is at "high" level, the waveform of oscillator depends on the VF terminal voltage and the intermittent action circuit begins to operate. (a) With current limit signal Fig. 13 Timing chart of interrmittent and OSC. control circuit #### Intermittent action circuit section Intermittent action circuit will start to operate when the output signal from the intermittent action and oscillation control circuit are "high" and also VF terminal voltage is lower than $V_{\mathsf{THTIME}}$ of about 3V. Fig. 14 shows the block diagram of intermittent action circuit. Transistor Q is on state when VF terminal voltage is higher than $V_{\text{THTIME}}$ of about 3V, so the CT terminal voltage is near to GND potential. When VF terminal voltage is lower than $V_{THTIME}$ , Q becomes "off" and the CT has the possibility to be charged up. Under this condition, if the intermittent action and oscillation control signal become "high", the switch $SW_A$ will close only in this "high" duration and $C_T$ is charged up by the current of $120\mu A$ through $SW_A$ ( $SW_B$ is open) and CT terminal potential will rise. The output pulse can be generated only in this duration.. When the CT terminal voltage reaches to 8V, the control logic circuit makes the SW<sub>A</sub> "off" and SW<sub>B</sub> "on", in order to flow in the $I_{\text{TIMEOFF}}$ of 15 $\mu$ A to CT terminal. The IC operation will be ceased in the falling duration. On the other hand, when CT terminal voltage decreses to lower than 2V, the IC operation will be reset to original state, as the control logic circuit makes the $SW_A$ "on" and $SW_B$ "off". Therefore the parts in power circuit including secondary rectifier diodes are protected from the overheat by the over current. Fig. 14 Block diagram of intermittent action circuit Fig. 15 Waveform of CT terminal Fig. 16 shows the $I_{CC}$ versus $V_{CC}$ in this timer-off duration. In this duration the power is not supplied to IC from the third winding of transformer but through from the resistor $R_1$ connected to $V_{CC}$ line. If the $R_1$ shown in Fig. 1 and 2 is selected adequate value, $V_{CC}$ terminal voltage will be kept at not so high or low but adequate value, as the $I_{CC}$ versus $V_{CC}$ characteristics has such the one shown in Fig. 16. Fig. 16 I<sub>CC</sub> vs. V<sub>CC</sub> in timer-off duration of intermittent action circuit To ground the CT terminal is recommended, when the intermittent mode is not used. In this case the oscillated frequency will become low but the IC will neither stop the oscillation nor change to the intermittent action mode, when the current limit function becomes to operate and the VF terminal voltage becomes low. #### Voltage detector circuit (DET) section The DET terminal can be used to control the output voltage which is determined by the winding ratio of fly back transformer in fly-back system or in case of common ground cir- cuit of primary and secondary in feed forward system. The circuit diagram is quite similar to that of shunt regulator type 431 as shown in Fig. 17. As well known from Fig. 17 and Fig. 18, the output of OP AMP has the current-sink ability, when the DET terminal voltage is higher than 2.5V but it becomes high impedance state when lower than 2.5V DET terminal and F/B terminal have inverting phase characteristics each other, so it is recommended to connect the resistor and capacitor in series between them for phase compensation. It is very important, one can not connect by resistor directly as there is the voltage difference between them and the capacitor has the DC stopper function. Fig. 17 Equivalent circuit diagram of voltage detector Fig. 18 Equivalent circuit diagram of voltage detector #### **ON-OFF** circuit section Fig. 19 shows the circuit diagram of ON-OFF circuit. The current flown into the ON/OFF terminal makes the $Q_4$ "on" and the switching operation stop. On the other hand, the switching operation will recover as no current flown into ON/OFF terminal makes $Q_4$ "off". As the constant current source connected to $Q_4$ base terminal has such the hyster- isis characteristics of $20\mu A$ at operation and $3\mu A$ at stopping. So the unstable operation is not appeared even if the ON/OFF terminal voltage signal varies slowly. Fig. 20 shows how to connect the ON/OFF terminal. The switching operation will stop by switch-off and operate by switch-on. Transistor or photo transistor can be replaced by this switch, of cource. No resistor of $30 \sim 100 k\,\Omega$ is connected and ON/OFF terminal is directly connected to GND, when it is not necessary to use the ON/OFF operation. Fig. 21 shows the $I_{CC}$ versus $V_{CC}$ characteristics in OFF state and $V_{CC}$ will be kept at not so high or low but at the adequate voltage, when $R_1$ shown in Fig. 1 and 2 is selected properly. Fig. 19 ON/OFF circuit Fig. 20 Connecting of ON/OFF terminal Fig. 21 I<sub>CC</sub> vs. V<sub>CC</sub> in OFF state ## OVP circuit (over voltage protection circuit) section OVP circuit is basically positive feedback circuit constructed by $Q_2$ , $Q_3$ as shown in Fig. 22. $\mathbf{Q}_2,\ \mathbf{Q}_3$ turn on and the circuit operation of IC stops, when the input signal is applied to OVP terminal.(threshold voltage $\simeq 750 mV)$ The current value of $I_2$ is about $150\mu A$ when the OVP does not operates but it decreases to about $2\mu A$ when OVP operates. It is necessary to input the sufficient larger current (800 $\mu$ A ~8mA) than I<sub>2</sub> for triggering the OVP operation. The reason to decrease $I_2$ is that it is necessary that $I_{CC}$ at the OVP rest supply voltage is small. It is necessary that OVP state holds by circuit current from $R_1$ in the application example, so this IC has the characteristic of small $I_{\rm CC}$ at the OVP reset supply voltage ( $\simeq$ stand-by current $+~20\mu A)$ On the other hand, the circuit current is large in the higher supply voltage, so the supply voltage of this IC doesn't become so high by the voltage drop across $R_1$ . This characteristic is shown in Fig. 23. The OVP terminal input current in the voltage lower than the OVP threshold voltage is based on $I_2$ and the input current in the voltage higher than the OVP threshold voltage is the sum of the current flowing to the base of $Q_3$ and the current flowing from the collector of $Q_2$ to the base. For holding in the latch state, it is necessary that the OVP terminal voltage is kept in the voltage higher than $V_{\text{BE}}$ of $Q_3$ . So if the capacitor is connected between the OVP terminal and GND, even though $Q_2$ turns on in a moment by the surge voltage, etc, this latch action does not hold if the OVP terminal voltage does not become higher than $V_{\text{BE}}$ of $Q_3$ by charging this capacitor. For resetting OVP state, it is necessary to make the OVP terminal voltage lower than the OVP L threshold voltage or make $V_{CC}$ lower than the OVP reset supply voltage. As the OVP reset voltage is settled on the rather high voltage of 9.0V, SMPS can be reset in rather short time from the switch-off of the AC power source if the smoothing capacitor is not so large value. Fig. 22 Detail diagram of OVP circuit Fig. 23 CIRCUIT CURRENT VS SUPPLY VOLTAGE (OVP OPERATION) #### **Output section** It is required that the output circuit have the high sink and source abilities for MOS-FET drive. It is well known that the "totempole circuit has high sink and source ability. However, it has the demerit of high through current. For example, the through current may reach such the high current level of 1A, if type M51995 has the "conventional" totempole circuit. For the high frequency application such as higher than 100kHz, this through current is very important factor and will cause not only the large I<sub>CC</sub> current and the inevitable heat-up of IC but also the noise voltage. This IC uses the improved totempole circuit, so without deteriorating the characteristic of operating speed, its through current is approximately 100mA. # APPLICATION NOTE OF TYPE M51995P, FP Design of start-up circuit and the power supply of IC (1)The start-up circuit when it is not necessary to set the start and stop input voltage Fig. 24 shows one of the example circuit diagram of the start-up circuit which is used when it is not necessary to set the start and stop voltage. It is recommended that the current more than $300\mu A$ flows through $R_1$ in order to overcome the operation start-up current $I_{CC(START)}$ and $C_{VCC}$ is in the range of 10 to $47\mu F$ . The product of $R_1$ by $C_{VCC}$ causes the time delay of operation, so the response time will be long if the product is too much large. Fig. 24 Start-up circuit diagram when it is not necessary to set the start and stop input voltage Just after the start-up, the $I_{CC}$ current is supplied from $C_{VCC}$ , however, under the steady state condition, IC will be supplied from the third winding or bias winding of transformer, the winding ratio of the third winding must be designed so that the induced voltage may be higher than the operation-stop voltage $V_{CC(STOP)}$ . The V<sub>CC</sub> voltage is recommended to be 12V to 17V as the normal and optimum gate voltage is 10 to 15V and the output voltage ( $V_{\rm CH}$ ) of type M51995P, FP is about ( $V_{\rm CC}$ -2V). It is not necessary that the induced voltage is settled higher than the operation start-up voltage $V_{\rm CC\,(START)}$ , and the high gate drive voltage causes high gate dissipation, on the other hand, too low gate drive voltage does not make the MOS-FET fully on-state or the saturation state. Fig. 25 Start-up circuit diagram when it is necessary to set the start and stop input voltage ## (2)The start-up circuit when it is necessary to set the start and stop input voltage It is recommend to use the third winding of "forward winding" or "positive polarity" as shown in Fig. 25, when the DC source voltages at both the IC operation start and stop must be settled at the specified values. The input voltage $(V_{\text{IN} \, (\text{START})})$ , at which the IC operation starts, is decided by $R_1$ and $R_2$ utilizing the low start-up current characterisitics of type M51995P, FP. The input voltage $(V_{\text{IN}}(_{\text{STOP}}))$ , at which the IC operation stops, is decided by the ratio of third winding of transformer. The $V_{\text{IN}\,(\text{START})}$ and $V_{\text{IN}\,(\text{STOP})}$ are given by following equations $$\begin{split} &V_{\text{IN(START)}} {\simeq} R_1 \cdot I_{\text{CCL}} {+} (\frac{R_1}{R_2} {+} 1) \cdot V_{\text{CC(START)}} {\cdots} {}^{(9)} \\ &V_{\text{IN(STOP)}} {\simeq} (V_{\text{CC(STOP)}} {-} V_F) \cdot \frac{N_P}{N_B} {+} \frac{1}{2} V'_{\text{IN RIP(P-P)}} {}^{(9)} \end{split}$$ #### where $I_{CCL}$ is the operation start-up current of IC $V_{CC(START)}$ is the operation start-up voltage of IC $V_{CC(STOP)}$ is the operation stop voltage of IC $V_F$ is the forward voltage of rectifier diode $V'_{IN}$ (P-P) is the peak to peak ripple voltage of $$V_{CC} \text{ terminal} \simeq \frac{N_B}{N_P} V_{\text{IN RIP}(P-P)}$$ It is required that the $V_{\text{IN}\,(\text{START})}$ must be higher than $V_{\text{IN}}$ (STOP). When the third winding is the "fly back winding" or "reverse polarity", the $V_{\text{IN}(START)}$ can be fixed, however, $V_{\text{IN}(STOP)}$ can not be settled by this system, so the auxiliary circuit is required. #### (3)Notice to the $V_{\text{CC}}$ , $V_{\text{CC}}$ line and GND line To avoid the abnormal IC operation, it is recommended to design the $V_{\text{CC}}$ is not vary abruptly and has few spike voltage, which is induced from the stray capacity between the winding of main transformer. To reduce the spike voltage, the $C_{\rm VCC}$ , which is connected between $V_{\rm CC}$ and ground, must have the good high frequency characteristics. To design the conductor-pattern on PC board, following cautions must be considered as shown in Fig. 26. - (a) To separate the emitter line of type M51995 from the the GND line of the IC - (b) To locate the C<sub>VCC</sub> as near as possible to type M51995 and connect directly - (c) To separate the collector line of type M51995 from the $V_{CC}$ line of the IC - (d) To connect the ground terminals of peripheral parts of ICs to GND of type M51995 as short as possible Fig. 26 How to design the conductor-pattern of type M51995 on PC board (schematic example) #### (4)Power supply circuit for easy start-up When IC start to operate, the voltage of the $C_{\rm VCC}$ begins to decrease till the $C_{\rm VCC}$ becomes to be charged from the third winding of main-transformer as the $I_{\rm CC}$ of the IC increases abruptly. In case shown in Fig. 24 and 25, some "unstable start-up" or "fail to start-up" may happen, as the charging interval of $C_{\rm VCC}$ is very short duration; that is the charging does occur only the duration while the induced winding voltage is higher than the $C_{\rm VCC}$ voltage, if the induced winding voltage is nearly equal to the "operation-stop voltage" of type M51995. It is recommended to use the 10 to $47\mu F$ for $C_{VCC1}$ , and about 5 times capacity bigger than $C_{VCC1}$ for $C_{VCC2}$ in Fig. 27. Fig. 27 DC source circuit for stable start-up #### **OVP** circuit #### (1)To avoid the miss operation of OVP It is recommended to connect the capacitor between OVP terminal and GND for avoiding the miss operation by the spike noise. The OVP terminal is connected with the sink current source ( $\simeq 150\mu A$ )in IC when OVP does not operate, for absorbing the leak current of the photo coupler in the application. So the resistance between the OVP terminal and GND for leak-cut is not necessary. If the resistance is connected, the supply current at the OVP reset supply voltage becomes large. As the result, the OVP reset supply voltage may become higher than the operation stop voltage. In that case, the OVP action is reset when the OVP is triggered at the supply voltage a little high than the operation stop voltage. So it should be avoided absolutely to connect the resistance between the OVP terminal and GND. Fig. 28 Peripheral circuit of OVP terminal Fig. 29 Example circuit diagram to make the OVP-reset-time fast Fig. 30 OVP setting method using the induced third winding voltage on fly back system #### (2)Application circuit to make the OVP-reset time fast The reset time may becomes problem when the discharge time constant of $C_{\text{FIN}} \cdot (R_1 + R_2)$ is long. Under such the circuit condition, it is recommended to discharge the $C_{\text{VCC}}$ forcedly and to make the $V_{\text{CC}}$ low value. This makes the OVP-reset time fast. ## (3)OVP setting method using the induced third winding voltage on fly back system For the over voltage protection (OVP), the induced fly back type third winding voltage can be utilized, as the induced third winding voltage depends on the output voltage. Fig. 30 shows one of the example circuit diagram. #### **Current limitting circuit** #### (1)Peripheral circuit of CLM+, CLM- terminal Fig.31 and 32 show the example circuit diagrams around the CLM+ and CLM- terminal. It is required to connect the low pass filter, in oder to reduce the spike current component, as the main current or drain current contains the spike current especially during the turn-on duration of MOS-FET. 1,000pF to 22,000pF is recommended for $C_{NF}$ and the $R_{NF1}$ and $R_{NF2}$ have the functions both to adjust the "current-detecting-sensitivity" and to consist the low pass filter. Fig. 31 Peripheral circuit diagram of CLM+ terminal Fig. 32 Peripheral circuit diagram of CLM- terminal To design the $R_{NF1}$ and $R_{NF2}$ , it is required to consider the influence of CLM terminal source current ( $I_{INCLM}$ or $I_{INCLM}$ ), which value is in the range of 90 to 270 $\mu$ A. In order to be not influenced from these resistor paralleled value of $R_{NF1}$ and $R_{NF2},~(R_{NF1}//R_{NF2})$ is recommended to be less than $100\,\Omega.$ The R<sub>CLM</sub> should be the non-inductive resistor. ## (2)Over current limitting curve (a)in case of feed forward system Fig. 33 shows the primary and secondary current waveforms under the current limitting operation. At the typical application of pulse by pulse primary current detecting circuit, the secondary current depends on the primary current. As the peak value of secondary current is limitted to specified value, the characteristics curve of output voltage versus output current become to the one as shown in Fig. 34. (b) Primary and secondary current Fig. 33 Primary and secondary current waveforms under the current limitting operation condition on feed forward system Fig. 34 Over current limitting curve on feed forward system The demerit of the pulse by pulse current limitting system is that the output pulse width can not reduce to less than some value because of the delay time of low pass filter connected to the CLM terminal and propagation delay time $T_{\text{PDCLM}}$ from CLM terminal to output terminal of type M51995. The typical $T_{\text{PDCLM}}$ is 150ns. As the frequency becomes higher, the delay time must be shorter. And as the secondary output voltage becomes higher, the dynamic range of on-duty must be wider; it means that it is required to make the on-duration much more narrower. So this system has the demerit at the higher oscillating frequency and higher output voltage applications. To improve these points, the oscillating frequency is set low using the characteristics of VF terminal. When the current limitting circuit operates under the over current condition, the oscillating frequincy decreases in accordance with the decrease of VF terminal voltage, if the VF is lower than 3.5V. And also the dead time becomes longer. Under the condition of current limitting operation, the output current $l_2$ continues as shown in Fig. 33. So the output voltage depends on the product of the input primary voltage $V_{\text{IN}}$ and the on-duty. If the third winding polarity is positive, the $V_{\rm CC}$ depends on $V_{\rm IN}$ , so it is concluded that the smoothed voltage of $V_{\rm OUT}$ terminal depends on the output DC voltage of the SMPS. So the sharp current limitting characteristics will be got, if the $V_{\text{OUT}}$ voltage is feed back to VF terminal through low pass filter as shown in Fig. 35. Fig. 35 Feed back loop through low pass filter from V<sub>OUT</sub> to VF terminal It is recommended to use 15k $\Omega$ for R<sub>VFFB</sub>, and 10,000pF for C<sub>VFFB</sub> in Fig.35. Fig. 36 shows how to control the knee point where the frequency becomes decrease. Fig. 36 How to control the knee point #### (b)In case of fly back system The DC output voltage of SMPS depends on the $V_{\rm CC}$ voltage of type M51995 when the polarity of the third winding is negative and the system is fly back. So the operation of type M51995 will stop when the $V_{\rm CC}$ becomes lower than "Operation-stop voltage" of M51995 when the DC output voltage of SMPS decreases under specified value at over load condition. Fig. 37 Over current limitting curve on fly back system However, the M51995 will non-operate and operate intermittently, as the $V_{\rm CC}$ voltage rises in accordance with the decrease of $I_{\rm CC}$ current. The fly back system has the constant output power characteristics as shown in Fig. 37 when the peak primary current and the operating frequency are constant. To control the increase of DC output current, the operating frequncy is decreased using the characteristics of VF terminal when the over current limiting function begins to operate. The voltage which made by dividing the $V_{\text{CC}}$ is applied to VF terminal as shown in Fig.38, as the induced third winding voltage depends on the DC output voltage of SMPS. $15k\Omega$ or less is recommended for $R_2$ in Fig. 38, it is noticed that the current flows through $R_1$ and $R_2$ will superpose on the $I_{\text{CC(START)}}$ current. If the $R_1$ is connected to $C_{VCC2}$ in Fig. 27, the current flows through $R_1$ and $R_2$ is independent of the $I_{CC(START)}$ . Fig. 38 Circuit diagram to make knee point low on fly back system #### (c)Application circuit to keep the non-operating condition when over load current condition will continue for specified duration The CT terminal voltage will begin to rise and the capacitor connected to CT terminal will be charged-up, if the current limitting function starts and VF terminal voltage decreases below V<sub>THTIME</sub>(~3V). If the charged-up CT terminal voltage is applied to OVP terminal through the level-shifter consisted of buffer transistor and resistor, it makes type M51995 keep non-operating condition. Fig. 39 Application circuit diagram to keep the non-operating condition when over load current condition will continue for specified duration #### **Output circuit** (1)The output terminal characteristics at the V<sub>CC</sub> voltage lower than the "Operation-stop" voltage Fig. 40 Circuit diagram to prevent the MOS-FET gate potential rising The output terminal has the current sink ability even though the $V_{\rm CC}$ voltage lower than the "Operation-stop" voltage or $V_{\rm CC(STOP)}$ . (It means that the terminal is "Output low state" and please refer characteristics of output low voltage versus sink current.) This characteristics has the merit not to damage the MOS-FET at the stop of operation when the $V_{CC}$ voltage decreases lower than the voltage of $V_{CC\,(STOP)}$ , as the gate charge of MOS-FET, which shows the capacitive load characteristics to the output terminal, is drawn out rapidly. The output terminal has the draw-out ability above the $V_{\rm CC}$ voltage of 2V, however, lower than the 2V, it loses the ability and the output terminal potential may rise due to the leakage current. In this case, it is recommended to connect the resistor of $100k\,\Omega$ between gate and source of MOS-FET as shown in Fig. 40. #### (2)MOS-FET gate drive power dissipation Fig. 41 shows the relation between the applied gate voltage and the stored gate charge. In the region 1, the charge is mainly stored at $C_{GS}$ as the depletion is spread and $C_{GD}$ is small owing to the off-state of MOS-FET and the high drain votage. In the region ②, the C<sub>GD</sub> is multiplied by the "mirror effect" as the characteristics of MOS-FET transfers from off-state to on-state. In the region $\ensuremath{\mathfrak{J}}$ , both the CGD and CGS affect to the characteristics as the MOS-FET is on-state and the drain voltage is low TOTAL STORED GATE CHARGE (nC) Fig. 41 The relation between applied gate-source voltage and stored gate charge The charging and discharging current caused by this gate charge makes the gate power dissipation. The relation between gate drive current $I_D$ and total gate charge $Q_{GSH}$ is shown by following equation; $$I_D = Q_{GSH} \cdot f_{OSC}$$ .....(11) #### Where fosc is switching frequency As the gate drive current may reach up to several tenths milliampere at 500kHz operation, depending on the size of MOS-FET, the power dissipation caused by the gate current can not be neglected. In this case, following action will be considered to avoid heat up of type M51995. - To attach the heatsink to type M51995 - (2) To use the printed circuit board with the good thermal conductivity - (3) To use the buffer circuit shown next section #### (3)Output buffer circuit It is recommended to use the output buffer circuit as shown in Fig. 42, when type M51995 drives the large capacitive load or bipolar transistor. Fig. 42 Output buffer circuit diagram #### DET Fig. 43 shows how to use the DET circuit for the voltage detector and error amplifier. For the phase shift compensation, it is recommended to connected the CR network between DET terminal and F/B terminal. Fig. 43 How to use the DET circuit for the voltage detector Fig. 44 shows the gain-frequency characteristics between point B and point C shown in Fig. 43. The $G_1$ , $w_1$ and $w_2$ are given by following euqations; $$G_{1} = \frac{R_{3}}{R_{1}//R_{2}}$$ $$\omega_{1} = \frac{1}{C_{2} \cdot R_{3}}$$ $$\omega_{2} = \frac{C_{1} + C_{2}}{C_{1} \cdot C_{2} \cdot R_{3}}$$ (12) At the start of the operation, there happen to be no output pulse due to F/B terminal current through $C_1$ and $C_2$ , as the potential of F/B terminal rises sharply just after the start of the operation. Fig. 44 Gain-frequency characteristics between point B and C shown in Fig. 43 Not to lack the output pulse, is recommended to connect the capacitor $C_4$ as shown by broken line. Please take notice that the current flows through the $R_1$ and $R_2$ are superposed to $I_{\text{CC}\,(\text{START})}$ . Not to superpose, $R_1$ is connected to $C_{\text{VCC}2}$ as shown in Fig. 27 ## How to get the narrow pulse width during the start of operation Fig. 45 shows how to get the narrow pulse width during the start of the operation. If the pulse train of forcedly narrowed pulse-width continues too long, the misstart of operation may happen, so it is recommended to make the output pulse width narrow only for a few pulse at the start of operation. $0.1\mu\text{F}$ is recommended for the C. Fig. 45 How to get the narrow pulse width during the start of operation #### How to synchronize with external circuit Type M51995 has no function to synchronize with external circuit, however, there is some application circuit for synchronization as shown in Fig. 46. If this circuit is used, the synchronization may be out of order at the overload condition when the current limitting function starts to operate and VF terminal voltage becomes lower than 3V. Fig. 46 How to synchronize with external circuit Fig. 47 Driver circuit diagram (1) for bipolar transistor #### Driver circuit for bipolar transistor When the bipolar transistor is used instead of MOS-FET, the base current of bipolar transistor must be sinked by the negative base voltage source for the switching-off duration, in order to make the switching speed of bipolar transistor fast one. In this case, over current can not be detected by detecting resistor in series to bipolar transistor, so it is recommended to use the CT(current transformer). For the low current rating transistor, type M51995 can drive it directly as shown in Fig. 48. #### Attention for heat generation The maximum ambient temperature of type M51995 is + 85°C, however, the ambient temperature in vicinity of the IC is not uniform and varies place by place, as the amount of power dissipation is fearly large and the power dissipation is generated locally in the switching regulator. So it is one of the good idea to check the IC package temperature. The temperature difference between IC junction and the surface of IC package is 15°C or less, when the IC junction temperature is measured by temperature dependency of forward voltage of pn junction, and IC package temperature is measured by "thermo-viewer", and also the IC is mounted on the "phenol-base" PC board in normal atmosphere. So it is concluded that the maximum case temperature (surface temperature of IC) rating is 120°C with adequate margin. As type M51995 has the modified totempole driver circuit, the transient through current is very small and the total power dissipation is decreased to the reasonable power level. Fig. 49 shows the transient rush (through) current waveforms at the rising and falling edges of output pulse, respectively. Fig. 48 Driver circuit diagram (2) for small bipolar transistor V-Axis: 50mA/div AT RISING EDGE OF OUTPUT PULSE H-Axis: 20ns/div V-Axis: 10mA/div AT FALLING EDGE OF OUTPUT PULSE Fig. 49 Through current waveforms of totempole driver circuit at no-load and $V_{\rm CC}$ of 18V condition #### **APPLICATION EXAMPLE** Feed forward types SMPS with multi-output.